Verified
Synopsys
Intel
Senior Research Engineer
RTL Design Engineer
4.92
Review score
34
Sessions done
92%
Re-book rate
I am an experienced RTL Design Engineer specializing in designing and implementing high-performance digital circuits. With a ******* understanding of hardware description languages like Verilog and VHDL, I focus on creating efficient Register Transfer Level (RTL) code that meets stringent performance, power, and area requirements. My expertise spans across digital design, synthesis, and verification, ensuring seamless integration of designs into larger system-on-chip (SoC) architectures. I am proficient in using industry-standard tools for logic synthesis, simulation, and timing analysis, and I have a track record of contributing to the successful development of complex ASIC.
Intel
RTL Design Engineer
Synopsys
Senior Research Engineer
(23)
1 - 3 of 23
10 Oct 2024
Enjoyable session
NVIDIA @RTL Design Engineer
9 Jul 2024
On-time
High relevance content
High quality simulation
Enjoyable session
2 Jul 2023
$20 off on your first session
●
60min
1-hour mock interview with flexible scheduling and detailed feedback.
●
60min
1-hour advice session (choose your topic - interview prep, company info, resume review etc).
●
60min
Detailed feedback on your resume.
Save up to 14%
Flexible Scheduling, Instant Verbal Feedback, Tailored Support, Flexible Session Type, Switch Coaches at any time